Global Sources
EE Times-India
Stay in touch with EE Times India
EE Times-India > RF/Microwave

Enable digital pre-distortion in cellular radio

Posted: 13 Mar 2013     Print Version  Bookmark and Share

Keywords:Cellular network  digital pre-distortion  LTE-Advanced 

Running the AMC algorithm at high clock rates in the PL has a significant effect on performance that is shown in figure 4, resulting in a 70x increase in performance for that function alone over implementing the same function in software, while consuming less than 3% of the logic available in the SoC device.

From the original reference C/C++ code basic optimisations were implemented to run more effectively on the Cortex-A9 processor, resulting in an initial 2-3x improvement in performance for the software only implementation versus untouched code. At this point the NEON media co-processor was enabled, where an additional performance benefit is obtained. The final result in figure 4 is achieved with the AMC algorithm running in the programmable logic, where an overall improvement of 70x is achieved for the AMC function alone versus the initial software.

Figure 4: Demonstrates performance improvement for software only and software + hardware acceleration.

Ultimately the radio performance defines the required DPD partitioning between hardware and software. One factor that may affect the performance could be the pursuit of greater levels of spectral correction to enable greater efficiency. Achieving that correction would require more processing power as the fidelity used to represent the amplifier non-linearity is increased. Other factors could be wider transmission bandwidth or sharing the Estimation Engine between multiple antennas. This would allow area (and cost) savings in that only one processor, plus optional hardware accelerators are used to calculate the coefficients for many datapath pre-distorters.

In some situations the performance of the software running on the Cortex-A9 + NEON unit may be adequate, such as narrower transmission bandwidth configurations or designs that have just 1 or 2 antenna paths to process data for, reducing area and cost for those radio configurations.

In order to improve performance beyond what is demonstrated in figure 4; additional parallelism can be added to the implementation of the AMC function resulting in faster update times at the expense of an increasing logic based implementation. Further software profiling may also indicate other areas of the algorithm that would benefit from hardware acceleration. Whatever the requirement, the tools and silicon now exist to enable designers to explore performance, area and power trade-offs with minimal effort in pursuit of higher efficiency, without being constrained to specific discrete devices or programming styles.

Radio infrastructure demands low cost, low power and high reliability. Integration is the key to achieving these goals, but until now it was not possible without sacrificing flexibility or time to market. In addition, processing requirements continue to increase with broadband radios and the pursuit of higher efficiency. With its dual core processor sub-system and low power programmable logic, the Zynq-7000 All Programmable SoC may be used to meet current and future radio requirements.

Whether the equipment is a remote radio or active antenna array, designers can create products with greater productivity while increasing flexibility and performance over existing solutions, be they ASSP or ASIC. No longer are the boundaries between software and hardware fixed, opening up infinite possibilities to designers seeking more advanced algorithms for product differentiation.

About the author
David Hawke is the Product Marketing Manager for Radio in the Communications Business Unit at Xilinx. He has more than 18 years of experience in the semiconductor industry in roles ranging from Design, Application Engineering, Sales and Marketing. Prior to transferring to marketing from Sales in 2005 he was Senior Staff FAE covering the Wireless market sector in the UK for 7 years. During his career, David has been published in a number of trade journals and spoken at a number of conferences and industry events such as LTE World Summit, Wireless China, Next Generation Networks Conference and IWPC events. David began his career in FPGA design at Rutherford Appleton Laboratory, UK. David holds a B.Eng in Electronic Engineering from De Montfort University, Leicester, UK.

To download the PDF version of this article, click here.

 First Page Previous Page 1 • 2 • 3

Comment on "Enable digital pre-distortion in cel..."
*  You can enter [0] more charecters.
*Verify code:


Visit Asia Webinars to learn about the latest in technology and get practical design tips.


Go to top             Connect on Facebook      Follow us on Twitter      Follow us on Orkut

Back to Top