Verification solution aids FPGA-based ASIC prototyping
Synplicity Inc. has announced its new Identify Pro ASIC and ASSP verification solution. The Identify Pro software, featuring Synplicity's TotalRecall technology, provides designers with full visibility into FPGA-based ASIC and ASSP prototypes enabling them to find, fix and verify functional errors at speeds approaching that of the final device. Identify Pro software improves the productivity of existing verification methodologies, such as assertion-based verification and simulation resulting in a reduced overall verification time with improved verification coverage and quality.
H.V. Ananda, managing director of Synplicity, India said, "This should help the Indian design companies many of whom are designing highly complex and dense ASICs today. As per ISA-F&S report, the share of the ASIC prototyping applications was about 16 per cent of the total programmable logic devices market in India in 2004. It is expected that this application area should significantly grow with the availability of the Identify Pro product."
Working with simulation tools, such as Synopsys' VCS, the Identify Pro solution automatically connects the prototype hardware with an existing software simulation environment in a transparent and seamless manner for comprehensive RTL code analysis and debug. The Identify Pro software provides initialisation of the simulator and automatically creates a test bench from the actual stimulus of the FPGA-based prototype giving designers a verification solution that is orders of magnitude faster in performance than any other ASIC verification methodology.
|Identify Pro: The tool allows ASIC and ASSP designers, using an FPGA-based prototype system, to functionally debug their design at hardware speed directly in their RTL source code.|
The Identify Pro software allows ASIC and ASSP designers, using an FPGA-based prototype system, to functionally debug their design at hardware speed directly in their RTL source code. This allows functional verification for RTL designs that is up to 10,000 times faster than RTL simulators and enables the use of "real-world" stimulus making it a suitable verification platform for applications like networking, audio, video, and all designs with large amounts of software content. Used in conjunction with Synplicity's Synplify Premier physical synthesis tool, the Identify Pro software enables assertion synthesis into hardware and assertion debug.
The Identify Pro software offers the fastest method of finding errors in an FPGA or ASIC prototype by using live stimulus to quickly reach a trigger condition such as a functional bug or assertion failure. By using advanced triggering capabilities, including assertions that are inserted into the RTL source code, design problems are found that could take a simulator days or weeks to uncover. Once a functional bug or assertion failure is found, the Identify Pro tool's TotalRecall technology is used to initialise a standard software simulator with all signal and state values at a user-defined number of clock cycles prior to the trigger being reached. The complete module state, along with a test bench, is automatically exported to an RTL simulator where the user can replay the sequence and diagnose bugs in the original RTL source code. The Identify Pro product is suitable for ASIC verification teams using FPGA hardware as it allows them to quickly find functional errors in their design. With the coverage of real-world data and the speed of real hardware, the Identify Pro tool provides a comprehensive verification environment for finding, fixing, and verifying functional errors in FPGA and ASIC designs.
The Identify Pro software, featuring the TotalRecall technology, will be available for early adopters in the third quarter of 2007. Prices range from Rs.14.58 lakh ($34,500) for a 1-year time-based licence to Rs.29.17 lakh ($69,000) for a perpetual, floating licence.
EE Times India
|Related Articles||Editor's Choice|
|Related Articles||Editor's Choice|